K L Code Hopping Decoder: EE OQ ®
K L Code Hopping Decoder: EE OQ ®
K L Code Hopping Decoder: EE OQ ®
DESCRIPTION
The Microchip Technology Inc. HCS500 is a code hopping decoder designed for secure Remote Keyless Entry (RKE) systems. The HCS500 utilizes the patented KEELOQ code hopping system and high security learning mechanisms to make this a canned solution when used with the HCS encoders to implement a unidirectional remote and access control systems. The HCS500 can be used as a stand-alone decoder or in conjunction with a microcontroller.
Operating
3.0V5.5V operation Internal oscillator Auto bit rate detection
PACKAGE TYPE
PDIP, SOIC VDD 1 HCS500 2 3 4 8 7 6 5 VSS RFIN S_CLK S_DAT
Other
Stand-alone decoder chipset External EEPROM for transmitter storage Synchronous serial interface 1 Kbit user EEPROM 8-pin DIP/SOIC package
BLOCK DIAGRAM
Typical Applications
Automotive remote entry systems Automotive alarm systems Automotive immobilizers Gate and garage openers Electronic door locks Identity tokens Burglar alarm systems
RFIN Reception Register DECRYPTOR EE_DAT External EEPROM CONTROL EE_CLK S_DAT S_CLK
OSCILLATOR
MCLR
Compatible Encoders
All KEELOQ encoders and transponders configured for the following setting: PWM modulation format (1/3-2/3) TE in the range from 100us to 400us 10 x TE Header 28-bit Serial Number 16-bit Synchronization counter Discrimination bits equal to Serial Number 8 LSbs 66- to 69-bit length code word. The manufacturers code, crypt keys, and synchronization information are stored in encrypted form in external EEPROM. The HCS500 uses the S_DAT and S_CLK inputs to communicate with a host controller device. The HCS500 operates over a wide voltage range of 3.0 volts to 5.5 volts. The decoder employs automatic bit-rate detection, which allows it to compensate for wide variations in transmitter data rate. The decoder contains sophisticated error checking algorithms to ensure only valid codes are accepted.
DS40153C-page 1
HCS500
1.0 SYSTEM OVERVIEW
Key Terms The following is a list of key terms used throughout this data sheet. For additional information on KEELOQ and Code Hopping, refer to Technical Brief 3 (TB003). RKE - Remote Keyless Entry Button Status - Indicates what button input(s) activated the transmission. Encompasses the 4 button status bits S3, S2, S1 and S0 (Figure 7-2). Code Hopping - A method by which a code, viewed externally to the system, appears to change unpredictably each time it is transmitted. Code word - A block of data that is repeatedly transmitted upon button activation (Figure 7-1). Transmission - A data stream consisting of repeating code words (Figure 7-1). Crypt key - A unique and secret 64-bit number used to encrypt and decrypt data. In a symmetrical block cipher such as the KEELOQ algorithm, the encryption and decryption keys are equal and will therefore be referred to generally as the crypt key. Encoder - A device that generates and encodes data. Encryption Algorithm - A recipe whereby data is scrambled using a crypt key. The data can only be interpreted by the respective decryption algorithm using the same crypt key. Decoder - A device that decodes data received from an encoder. Decryption algorithm - A recipe whereby data scrambled by an encryption algorithm can be unscrambled using the same crypt key. Learn Learning involves the receiver calculating the transmitters appropriate crypt key, decrypting the received hopping code and storing the serial number, synchronization counter value and crypt key in EEPROM. The KEELOQ product family facilitates several learning strategies to be implemented on the decoder. The following are examples of what can be done. - Simple Learning The receiver uses a fixed crypt key, common to all components of all systems by the same manufacturer, to decrypt the received code words encrypted portion. - Normal Learning The receiver uses information transmitted during normal operation to derive the crypt key and decrypt the received code words encrypted portion. - Secure Learn The transmitter is activated through a special button combination to transmit a stored 60-bit seed value used to generate the transmitters crypt key. The receiver uses this seed value to derive the same crypt key and decrypt the received code words encrypted portion. Manufacturers code A unique and secret 64bit number used to generate unique encoder crypt keys. Each encoder is programmed with a crypt key that is a function of the manufacturers code. Each decoder is programmed with the manufacturer code itself.
1.1
The HCS encoders have a small EEPROM array which must be loaded with several parameters before use. The most important of these values are: A crypt key that is generated at the time of production A 16-bit synchronization counter value A 28-bit serial number which is meant to be unique for every encoder The manufacturer programs the serial number for each encoder at the time of production, while the Key Generation Algorithm generates the crypt key (Figure 1-1). Inputs to the key generation algorithm typically consist of the encoders serial number and a 64-bit manufacturers code, which the manufacturer creates. Note: The manufacturer code is a pivotal part of the systems overall security. Consequently, all possible precautions must be taken and maintained for this code.
DS40153C-page 2
HCS500
FIGURE 1-1:
Production Programmer
Manufacturers Code
Crypt Key
. . .
The 16-bit synchronization counter is the basis behind the transmitted code word changing for each transmission; it increments each time a button is pressed. Due to the code hopping algorithms complexity, each increment of the synchronization value results in greater than 50% of the bits changing in the transmitted code word. Figure 1-2 shows how the key values in EEPROM are used in the encoder. Once the encoder detects a button press, it reads the button inputs and updates the synchronization counter. The synchronization counter and crypt key are input to the encryption algorithm and the output is 32 bits of encrypted information. This data will change with every button press, its value appearing externally to randomly hop around, hence it is referred to as the hopping portion of the code word. The 32-bit hopping code is combined with the button information and serial number to form the code word transmitted to the receiver. The code word format is explained in greater detail in Section 7.2.
A receiver may use any type of controller as a decoder, but it is typically a microcontroller with compatible firmware that allows the decoder to operate in conjunction with an HCS500 based transmitter. Section 3.0 provides detail on integrating the HCS500 into a system. A transmitter must first be learned by the receiver before its use is allowed in the system. Learning includes calculating the transmitters appropriate crypt key, decrypting the received hopping code and storing the serial number, synchronization counter value and crypt key in EEPROM. In normal operation, each received message of valid format is evaluated. The serial number is used to determine if it is from a learned transmitter. If from a learned transmitter, the message is decrypted and the synchronization counter is verified. Finally, the button status is checked to see what operation is requested. Figure 1-3 shows the relationship between some of the values stored by the receiver and the values received from the transmitter.
FIGURE 1-2:
EEPROM Array Crypt Key Sync Counter Serial Number
Serial Number
Transmitted Information
DS40153C-page 3
HCS500
FIGURE 1-3: BASIC OPERATION OF RECEIVER (DECODER)
1 Received Information EEPROM Array Button Press Information Serial Number 32 Bits of Encrypted Data Manufacturer Code
2.0
PIN 1 2 3 4 5 6 7 8
PIN ASSIGNMENT
Decoder Function VDD EE_CLK EE_DAT MCLR S_DAT S_CLK RFIN GND I/O(1) P O I/O I I/O I I P Buffer Type(1) TTL TTL ST TTL TTL TTL Power Connection Clock to I 2C EEPROM Data to I 2C EEPROM Master clear input Synchronous data from controller Synchronous clock from controller RF input from receiver Ground connection Description
DS40153C-page 4
HCS500
3.0
3.1
DECODER OPERATION
Learning a Transmitter to a Receiver (Normal or Secure Learn)
Before the transmitter and receiver can work together, the receiver must first learn and store the following information from the transmitter in EEPROM: A check value of the serial number The crypt key The current synchronization counter value The decoder must also store the manufacturers code (Section 1.1) in protected memory. This code will typically be the same for all of the decoders in a system. The HCS500 has seven memory slots, and, consequently, can store up to seven transmitters. During the learn procedure, the decoder searches for an empty memory slot for storing the transmitters information. When all of the memory slots are full, the decoder will overwrite the last transmitters information. To erase all of the memory slots at once, use the ERASE_ALL command (C3H).
3: Learning a transmitter with a crypt key that is identical to a transmitter already in memory replaces the existing transmitter. In practice, this means that all transmitters should have unique crypt keys. Learning a previously learned transmitter does not use any additional memory slots. The following checks are performed by the decoder to determine if the transmission is valid during learn: The first code word is checked for bit integrity. The second code word is checked for bit integrity. The crypt key is generated according to the selected algorithm. The hopping code is decrypted. The discrimination value is checked. If all the checks pass, the key, serial number check value, and synchronization counter values are stored in EEPROM memory. Figure 3-1 shows a flow chart of the learn sequence.
FIGURE 3-1:
LEARN SEQUENCE
3.2
LEARNING PROCEDURE
Enter Learn Mode Wait for Reception of a Valid Code Wait for Reception of Second Non-Repeated Valid Code Generate Key from Serial Number/ Seed Value Use Generated Key to Decrypt Compare Discrimination Value with Serial Number
Learning is initiated by sending the ACTIVATE_LEARN (D2H) command to the decoder. The decoder acknowledges reception of the command by pulling the data line high. For the HCS500 decoder to learn a new transmitter, the following sequence is required: 1. 2. Activate the transmitter once. Activate the transmitter a second time. (In Secure Learning mode, the seed transmission must be transmitted during the second stage of learn by activating the appropriate buttons on the transmitter.) The HCS500 will transmit a learn-status string, indicating that the learn was successful. The decoder has now learned the transmitter. Repeat steps 1-3 to learn up to seven transmitters Note 1: Learning will be terminated if two nonsequential codes were received or if two acceptable codes were not decoded within 30 seconds. 2: If more than seven transmitters are learned, the new transmitter will replace the last transmitter learned. It is, therefore, not possible to erase lost transmitters by repeatedly learning new transmitters. To remove lost or stolen transmitters, ERASE_ALL transmitters and relearn all available transmitters.
3. 4.
Equal?
No
Yes Learn successful. Store: Serial number check value crypt key Sync. counter value Exit
Learn Unsuccessful
DS40153C-page 5
HCS500
3.3 Validation of Codes
FIGURE 3-2: DECODER OPERATION
Start The decoder waits for a transmission and checks the serial number to determine if it is a learned transmitter. If it is, it takes the code hopping portion of the transmission and decrypts it, using the crypt key. It uses the discrimination value to determine if the decryption was valid. If everything up to this point is valid, the synchronization counter value is evaluated.
3.4
1. 2. 3. 4. 5. 6.
Validation Steps
Search EEPROM to find the Serial Number Check Value Match Decrypt the Hopping Code Compare the 10 bits of the discrimination value with the lower 10 bits of serial number Check if the synchronization counter value falls within the first synchronization window. Check if the synchronization counter value falls within the second synchronization window. If a valid transmission is found, update the synchronization counter, else use the next transmitter block, and repeat the tests.
Yes Decrypt Transmission Is decryption valid? Yes Is Yes counter within 16? No Is No counter within 16K? Yes Save Counter in Temp Location Execute Command and Update Counter
No
DS40153C-page 6
HCS500
3.5 Synchronization with Decoder (Evaluating the Counter)
A "Double Operation" (resynchronization) window further exists from the Single Operation window up to 32K codes forward of the currently stored counter value. It is referred to as "Double Operation" because a transmission with synchronization counter value in this window will require an additional, sequential counter transmission prior to executing the intended function. Upon receiving the sequential transmission the decoder executes the intended function and stores the synchronization counter value. This resynchronization occurs transparently to the user as it is human nature to press the button a second time if the first was unsuccessful. The third window is a "Blocked Window" ranging from the double operation window to the currently stored synchronization counter value. Any transmission with synchronization counter value within this window will be ignored. This window excludes previously used, perhaps code-grabbed transmissions from accessing the system.
The KEELOQ technology patent scope includes a sophisticated synchronization technique that does not require the calculation and storage of future codes. The technique securely blocks invalid transmissions while providing transparent resynchronization to transmitters inadvertently activated away from the receiver. Figure 3-3 shows a 3-partition, rotating synchronization window. The size of each window is optional but the technique is fundamental. Each time a transmission is authenticated, the intended function is executed and the transmissions synchronization counter value is stored in EEPROM. From the currently stored counter value there is an initial "Single Operation" forward window of 16 codes. If the difference between a received synchronization counter and the last stored counter is within 16, the intended function will be executed on the single button press and the new synchronization counter will be stored. Storing the new synchronization counter value effectively rotates the entire synchronization window.
FIGURE 3-3:
SYNCHRONIZATION WINDOW
Entire Window rotates to eliminate use of previously used codes Blocked Window (32K Codes) Stored Synchronization Counter Value Double Operation (resynchronization) Window (32K Codes) Single Operation Window (16 Codes)
DS40153C-page 7
HCS500
4.0 INTERFACING TO A MICROCONTROLLER
edge by taking the clock line high. The decoder then takes the data line low. The microcontroller can then begin clocking a data stream out of the HCS500. The data stream consists of: START bit 0. 2 status bits [REPEAT, VLOW]. 4-bit function code [S3 S2 S1 S0]. STOP bit 1. 4 bits indicating which block was used [TX3TX0]. 4 bits indicating the number of transmitters learned into the decoder [CNT3CNT0]. 64 bits of the received transmission with the hopping code decrypted. Note: Data is always clocked in/out Least Significant Bit (LSB) first.
The HCS500 interfaces to a microcontroller via a synchronous serial interface. A clock and data line are used to communicate with the HCS500. The microcontroller controls the clock line. There are two groups of data transfer messages. The first is from the decoder whenever the decoder receives a valid transmission. The decoder signals reception of a valid code by taking the data line high (maximum of 500 ms) The microcontroller then services the request by clocking out a data string from the decoder. The data string contains the function code, the status bit, and block indicators. The second is from the controlling microcontroller to the decoder in the form of a defined command set. Figure 4-1 shows the HCS500 decoder and the I/O interface lines necessary to interface to a microcontroller.
4.1
The decoder informs the microcontroller of a valid transmission by taking the data line high for up to 500 ms. The controlling microcontroller must acknowl-
The decoder will terminate the transmission of the data stream at any point where the clock is kept low for longer than 1 ms. Therefore, the microcontroller can only clock out the required bits. A maximum of 80 bits can be clocked out of the decoder.
FIGURE 4-1:
1 2 3 4
A0 A1 A2 Vss 24LC02
Vcc WP SCL SD
8 7 6 5
1 2 3 4
8 7 6 5
SYNC CLOCK
SYNC DATA
HCS500
MICRO RESET
FIGURE 4-2:
S_CLK TCLKH
TCLA TDHI
S_DAT
REPT VLOW S0
S1
S2
S3
CNT0
CNT3 TX0
TX3
RX0
RX1
RX62 RX63
Information Ci
DS40153C-page 8
HCS500
4.2
4.2.1
Command Mode
MICROCONTROLLER COMMAND MODE ACTIVATION
4.2.2
COLLISION DETECTION
The microcontroller command consists of four parts. The first part activates the Command mode, the second part is the actual command, the third is the address accessed, and the last part is the data. The microcontroller starts the command by taking the clock line high for up to 500 ms. The decoder acknowledges the startup sequence by taking the data line high. The microcontroller takes the clock line low, after which the decoder will take the data line low, tri-state the data line and wait for the command to be clock in. The data must be set up on the rising edge and will be sampled on the falling edge of the clock line.
The HCS500 uses collision detection to prevent clashes between the decoder and microcontroller. Whenever the decoder receives a valid transmission the following sequence is followed: The decoder first checks to see if the clock line is high. If the clock line is high, the valid transmission notification is aborted, and the microcontroller Command mode request is serviced. The decoder takes the data line high and checks that the clock line doesnt go high within 50 s. If the clock line goes high, the valid transmission notification is aborted and the Command mode request is serviced. If the clock line goes high after 50 s but before 500 ms, the decoder will acknowledge by taking the data line low. The microcontroller can then start to clock out the 80-bit data stream of the received transmission.
FIGURE 4-3:
CLK
LSB
MSB
LSB
MSB
LSB
MSB
Decoder Data
Start Command A B Command Byte C Address Byte D Data Byte E
DS40153C-page 9
HCS500
4.2.3 COMMAND ACTIVATION TIMES 4.2.4 DECODER COMMANDS
The command activation time (Table 4-1) is defined as the maximum time the microcontroller has to wait for a response from the decoder. The decoder will abort and service the command request. The response time depends on the state of the decoder when the Command mode is requested. The command byte specifies the operation required by the controlling microcontroller. Table 4-2 lists the commands.
TABLE 4-1:
While receiving transmissions During the validation of a received transmission During the update of the sync counters During learn * These parameters are characterized but not tested.
TABLE 4-2:
DECODER COMMANDS
Command Byte F016 E116 D216 C316 B416 Operation Read a byte from user EEPROM Write a byte to user EEPROM Activate a learn sequence on the decoder Activate an erase all function on the decoder Program manufacturers code and configuration byte
DS40153C-page 10
HCS500
4.2.5 READ BYTE/S FROM USER EEPROM 4.2.6 WRITE BYTE/S TO USER EEPROM
The write command (Figure 4-5) is used to write a location in the user EEPROM. The address byte is truncated to seven bits (C to D). The data is clocked in Least Significant bit first. The clock line must be asserted to initiate the write. Sequential writes of bytes are possible by clocking in the byte and then asserting the clock line (D F). The decoder will terminate the write command if no clock pulses are received for a period longer than 1.2 ms After a successful write sequence the decoder will acknowledge by taking the data line high and keeping it high until the clock line goes low.
The read command (Figure 4-4) is used to read bytes from the user EEPROM. The offset in the user EEPROM is specified by the address byte which is truncated to seven bits (C to D). After the address, a dummy byte must be clocked in (D to E). The EEPROM data byte is clocked out on the next rising edge of the clock line with the Least Significant bit first (E to F). Sequential reads are possible by repeating sequence E to F within 1 ms after the falling edge of the previous bytes Most Significant Bit (MSB) bit. During the sequential read, the address value will wrap after 128 bytes. The decoder will terminate the read command if no clock pulses are received for a period longer than 1.2 ms.
FIGURE 4-4:
CLK C DATA
LSB
MSB
LSB
MSB
LSB
Decoder DATA
Start Command A B
Command Byte C
Address Byte D
Dummy Byte
FIGURE 4-5:
CLK C DATA
LSB
MSB
LSB
MSB
LSB
MSB
TACK2
Decoder DATA Start Command A B Command Byte C Address Byte D Data Byte E Acknowledge F
DS40153C-page 11
HCS500
4.2.7 ACTIVATE LEARN
The activate learn command (Figure 4-6) is used to activate a transmitter learning sequence on the decoder. The command consists of a Command mode activation sequence, a command byte, and two dummy bytes. The decoder will respond by taking the data line high to acknowledge that the command was valid and that learn is active. Upon reception of the first transmission, the decoder will respond with a learn status message (Figure 4-7). During learn, the decoder will acknowledge the reception of the first transmission by taking the data line high for 60 ms. The controlling microcontroller can clock out at most eight bits, which will all be zeros. All of the bits of the status byte are zero, and this is used to distinguish between a learn time-out status string and the first transmission received string. The controlling microcontroller must ensure that the clock line does not go high 60 ms after the falling edge of the data line, for this will terminate learn. Upon reception of the second transmission, the decoder will respond with a learn status message (Figure 4-8). The learn status message after the second transmission consists of the following: 1 START bit. The function code [S3:S0] of the message is zero, indicating that this is a status string. The RESULT bit indicates the result of the learn sequence. The RESULT bit is set if successful and cleared otherwise. The OVR bit will indicate whether an exiting transmitter is over written. The OVR bit will be set if an existing transmitter is learned over. The [CNT3CNT0] bits will indicate the number of transmitters learned on the decoder. The [TX3TX0] bits indicate the block number used during the learning of the transmitter.
FIGURE 4-6:
CLK
C DATA
LSB
MSB
LSB
MSB
LSB
MSB
TACK2
Decoder DATA A
Start Command B
Command Byte C
Dummy Byte D
Dummy Byte E
Acknowledge F
FIGURE 4-7:
TCLL
TCLKH
TDS
TCLH
TCLKL
Command Request A B
Status Byte C
FIGURE 4-8:
CLK TCLA TDHI Decoder Data Communications Request A B 0 OVR RSLT 0 0 0 0 1 CNT0 CNT3 TX0 TX3 RX0 RX1 RX62 RX63 TCLH
Decoded Tx Cii
DS40153C-page 12
HCS500
4.2.8 ERASE ALL
The erase all command (Figure 4-9) erases all the transmitters in the decoder. After the command and two dummy bytes are clocked in, the clock line must be asserted to activate the command. After a successful completion of an erase all command, the data line is asserted until the clock line goes low. other transmitters are erased. The first transmitter learned after any of the following events is the first transmitter in memory and becomes the permanent transmitter: 1. 2. Programming of the manufacturers code. Erasing of all transmitters (subcommand 00 only).
4.3
Stand-alone Mode
4.5
1. 2.
Test mode
Programming of the manufacturers code. Erasing of all transmitters.
The HCS500 decoder can also be used in stand-alone applications. The HCS500 will activate the data line for up to 500 ms if a valid transmission was received, and this output can be used to drive a relay circuit. To activate learn or erase all commands, a button must be connected to the CLK input. User feedback is indicated on an LED connected to the DATA output line. If the CLK line is pulled high, using the learn button, the LED will switch on. After the CLK line is kept high for longer than 2 seconds, the decoder will switch the LED line off, indicating that learn will be entered if the button is released. If the CLK line is kept high for another 6 seconds, the decoder will activate an ERASE_ALL Command. Learn mode can be aborted by taking the clock line high until the data line goes high (LED switches on). During learn, the data line will give feedback to the user and, therefore, must not be connected to the relay drive circuitry. Note: The REPS bit must be cleared in the configuration byte in Stand-alone mode.
Test mode can be used to test a decoder before any transmitters are learned on it. Test mode enables testing of decoders without spending the time to learn a transmitter. Test mode is terminated after the first successful learning of an ordinary transmitter. In test mode, the decoder responds to a test transmitter. The test transmitter has the following properties: 1. 2. 3. 4. crypt key = manufacturers code. Serial number = any value. Discrimination bits = lower 10 bits of the serial number. Synchronization counter value = any value (synchronization information is ignored).
Because the synchronization counter value is ignored in test mode, any number of test transmitters can be used, even if their synchronization counter values are different.
After taking the clock low and before a transmitter is learn, any low-to-high change on the clock line may terminate learn. This has learn implications when a switch with contact bounce is used.
4.6
4.4
The Table 4-3 describes two versions of the Erase All command.
Reliable operation of the HCS500 requires that the contents of the EEPROM memory be protected against erroneous writes. To ensure that erroneous writes do not occur after supply voltage brown-out conditions, the use of a proper power supply supervisor device (like Microchip part MCP100-450) is imperative.
TABLE 4-3:
Command Byte C316
C316
0116
Subcommand 01 can be used where a transmitter with permanent status is implemented in the microcontroller software. Use of subcommand 01 ensures that the permanent transmitter remains in memory even when all
DS40153C-page 13
HCS500
FIGURE 4-9: ERASE ALL
TERA TACK TRESP
TACK2
Decoder DATA Start Command A B Command Byte C Subcommand Byte D Dummy Byte E Acknowledge F
CLK
NPN
24LC02B
VCC
LED
MCP100-4.5
Note:
Because each HCS500 is individually matched to its EEPROM, in-circuit programming is strongly recommended.
DS40153C-page 14
HCS500
5.0 DECODER PROGRAMMING
The decoder uses a 2K, 24LC02B serial EEPROM. The memory is divided between system memory that stores the transmitter information (read protected) and user memory (read/write). Commands to access the user memory are described in Sections 4.2.5 and 4.2.6. The following information stored in system memory needs to be programmed before the decoder can be used: 64-bit manufacturers code Decoder configuration byte Note 1: These memory locations are read protected and can only be written to using the program command with the device powered up. 2: The contents of the system memory is encrypted by a unique 64-bit key that is stored in the HCS500. To initialize the system memory, the HCS500s program command must be used. The EEPROM and HCS500 are matched, and the devices must be kept together. In-circuit programming is therefore recommended.
5.1
Configuration Byte
The decoder is configured during initialization by setting the appropriate bits in the configuration byte. The following table list the options: Bit 0 Mnemonic LRN_MODE Description Learning mode selection LRN_MODE = 0Normal Learn LRN_MODE = 1Secure Learn Algorithm selection LRN_ALG = 0KEELOQ Decryption Algorithm LRN_ALG = 1XOR Algorithm Repeat Transmission enable 0 = Disable 1 = Enabled Reserved Reserved Reserved Reserved Reserved
LRN_ALG
REPEAT
3 4 5 6 7
Not Used Not Used Not Used Not Used Not Used
5.1.1
LRN_MODE
LRN_MODE selects between two learning modes. With LRN_MODE = 0, the Normal (serial number derived) mode is selected; with LRN_MODE=1, the Secure (seed derived) mode is selected. See Section 6.0 for more detail on learning modes.
5.1.2
LRN_ALG
LRN_ALG selects between the two available algorithms. With LRN_ALG = 0, is selected the KEELOQ decryption algorithm is selected; with LRN_ALG = 1, the XOR algorithm is selected. See Section 6.0 for more detail on learning algorithms.
5.1.3
REPEAT
The HCS500 can be configured to indicate repeated transmissions. In a stand-alone configuration, repeated transmissions must be disabled.
DS40153C-page 15
HCS500
5.2
Programming Waveform
5.3
The programming command consists of the following: Command Request Sequence (A to B) Command Byte (B to C) Configuration Byte (C to D) Manufacturers Code Eight Data Bytes (D to G) Activation and Acknowledge Sequence (G to H)
A total of 80 bits are clocked into the decoder. The 8-bit command byte is clocked in first, followed by the 8-bit configuration byte and the 64-bit manufacturers code. The data must be clocked in Least Significant Bit (LSB) first. The decoder will then encrypt the manufacturers code using the decoders unique 64-bit EEPROM crypt key. After completion of the programming EEPROM, the decoder will acknowledge by taking the data line high (G to H). If the data line goes high within 30 ms after the clock goes high, programming also fails.
FIGURE 5-1:
PROGRAMMING WAVEFORM
TCLKL TPP1 TPP3 TCLKH TCMD TDS TADDR TDATA TDATA TACK TWT2
CLK
C DATA
TPP2TPP4
LSB
MSB
LSB
MSB
MSB
LSB
MSB TAW
DECODER DATA Start Command A B Command Byte C Configuration Byte D Least Significant Byte E F Most Significant Byte G Acknowledge H
DS40153C-page 16
HCS500
6.0 KEY GENERATION
The HCS500 supports three learning schemes which are selected during the initialization of the system EEPROM. The learning schemes are: Normal learn using the KEELOQ decryption algorithm Secure learn using the KEELOQ decryption algorithm Secure learn using the XOR algorithm
6.1
Normal (Serial Number derived) Learn using the KEELOQ Decryption Algorithm
This learning scheme uses the KEELOQ decryption algorithm and the 28-bit serial number of the transmitter to derive the crypt key. The 28-bit serial number is patched with predefined values as indicated below to form two 32-bit seeds. SourceH = 60000000 00000000H + Serial Number | 28 Bits SourceL = 20000000 00000000H + Serial Number | 28 Bits Then, using the KEELOQ decryption algorithm and the manufacturers code the crypt key is derived as follows: KeyH Upper 32 bits = F KEELOQ Decryption (SourceH) | 64-Bit Manufacturers Code KeyL Lower 32 bits = F KEELOQ Decryption (SourceL) | 64-Bit Manufacturers Code
6.2
This scheme uses the secure seed transmitted by the encoder to derive the two input seeds. The decoder always uses the lower 64 bits of the transmission to form a 60-bit seed. The upper 4 bits are always forced to zero. For 32-bit seed encoders (HCS200, HCS201, HCS300, HCS301): SourceH = Serial Number Lower 28 bits SourceL = Seed 32 bits For 48-bit seed encoders (HCS360, HCS361): SourceH = Serial Number (with upper 4 bits set to zero) Upper 16 bits <<16 + Seed Upper 16 bits SourceL = Seed Lower 32 bits For 60-bit seed encoders (HCS362, HCS365, HCS370, HCS410, HCS412, HCS473): SourceH = Seed Upper 32 bits (with upper 4 bits set to zero) SourceL = Seed Lower 32 bits The KEELOQ decryption algorithm and the manufacturers code is used to derive the crypt key as follows: KeyH Upper 32 bits = Decrypt (SourceH) 64 Bit Manufacturers Code KeyL Lower 32 bits = Decrypt (SourceL) 64 Bit Manufacturers Code
6.3
This scheme uses the seed transmitted by the encoder to derive the two input seeds. The decoder always use the lower 64 bits of the transmission to form a 60-bit seed. The upper 4 bits are always forced to zero. For 32-bit seed encoders (HCS200, HCS201, HCS300, HCS301): SourceH = Serial Number Lower 28 bits SourceL = Seed 32 bits For 48-bit seed encoders (HCS360/HCS361): SourceH = Serial Number (with upper 4 bits set to zero) Upper 16 bits <<16 + Seed Upper 16 bits SourceL = Seed Lower 32 bits For 60-bit seed encoders (HCS362, HCS365, HCS370, HCS410, HCS412, HCS473): SourceH = Seed Upper 32 bits with upper 4 bits set to zero SourceL = Seed Lower 32 bits Then, using the manufacturers code the crypt key is derived as follows: KeyH Upper 32 bits = SourceH XOR 64-Bit Manufacturers Code Upper 32 bits KeyL Lower 32 bits = SourceL XOR 64-Bit Manufacturers Code Lower 32 bits
DS40153C-page 17
HCS500
7.0
7.1
KEELOQ ENCODERS
Transmission Format (PWM)
bits, and the 28-bit serial number. The encrypted and non-encrypted combined sections increase the number of combinations to 7.38 x 1019.
The KEELOQ encoder transmission is made up of several parts (Figure 7-1). Each transmission begins with a preamble and a header, followed by the encrypted and then the fixed data. The actual data is 66/69 bits which consists of 32 bits of encrypted data and 34/35 bits of non-encrypted data. Each transmission is followed by a guard period before another transmission can begin. The code hopping portion provides up to four billion changing code combinations and includes the button status bits (based on which buttons were activated), along with the synchronization counter value and some discrimination bits. The non-code hopping portion is comprised of the status bits, the function
7.2
The HCS encoder transmits a 66/69-bit code word when a button is pressed. The 66/69-bit word is constructed from a code hopping portion and a non-code hopping portion (Figure 7-2). The Encrypted Data is generated from four button bits, two overflow counter bits, ten discrimination bits, and the 16-bit synchronization counter value. The Non-encrypted Data is made up from 2 status bits, 4 function bits, and the 28/32-bit serial number.
FIGURE 7-1:
50% Preamble
10xTE Header
Encrypted Portion
Guard Time
FIGURE 7-2:
Button Status S2 S1 S0 S3
66 Data bits Transmitted LSb first. Repeat VLOW (1-bit) (1-bit) Button Status 1 1 1 1 Serial Number (28 bits) SEED (32 bits)
MSb
LSb
SEED replaces Encrypted Portion when all button inputs are activated at the same time.
DS40153C-page 18
HCS500
8.0 ELECTRICAL CHARACTERISTICS FOR HCS500
Absolute Maximum Ratings Ambient temperature under bias............................................................................................................ -40C to +125C Storage temperature .............................................................................................................................. -65 C to +150C Voltage on any pin with respect to VSS (except VDD)......................................................................... -0.6V to VDD +0.6V Voltage on VDD with respect to Vss ..................................................................................................................0 to +7.5V Total power dissipation (Note) .............................................................................................................................700 mW Maximum current out of VSS pin ...........................................................................................................................200 mA Maximum current into VDD pin ..............................................................................................................................150 mA Input clamp current, IIK (VI < 0 or VI > VDD) ......................................................................................................... 20 mA Output clamp current, IOK (VO < 0 or VO >VDD) .................................................................................................. 20 mA Maximum output current sunk by any I/O pin..........................................................................................................25 mA Maximum output current sourced by any I/O pin ....................................................................................................25 mA Note:
Power dissipation is calculated as follows: PDIS = VDD x {IDD - IOH} + {(VDDVOH) x IOH} + (VOl x IOL)
NOTICE: Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
DS40153C-page 19
HCS500
TABLE 8-1: DC CHARACTERISTICS
Standard Operating Conditions (unless otherwise stated) Operating temperature Commercial (C): 0 C TA +70C Industrial (I): -40C TA +85C Symbol VDD VPOR SVDD IDD IPD Parameters Supply voltage VDD start voltage to ensure RESET VDD rise rate to ensure RESET Supply current Power-Down Current Min 3.0 0.05* VSS VSS VSS VIH VOL VOH Input high voltage Output low voltage Output high voltage 2.0 0.25 VDD + 0.8 0.85 VDD VDD - 0.7 Typ() Vss 1.8 0.3 0.25 0.3 Max 5.5 2.4 5 4 5 0.8 0.15 VDD 0.15 VDD VDD VDD VDD 0.6 Units V V V/ms mA A A A V V V V V V V V FOSC = 4 MHz, VDD = 5.5V SLEEP mode (no RF input) VDD = 3.0V, Commercial VDD = 3.0V, Industrial VDD between 4.5V and 5.5V Otherwise MCLR VDD between 4.5V and 5.5V Otherwise MCLR IOL = 8.7 mA, VDD = 4.5V IOH = -5.4 mA, VDD = 4.5V Conditions
VIL
Data in Typ column is at 5.0V, 25C unless otherwise stated. These parameters are for design guidance only and are not tested. * These parameters are characterized but not tested. Note: Negative current is defined as coming out of the pin.
TABLE 8-2:
AC CHARACTERISTICS
Standard Operating Conditions (unless otherwise specified): Commercial (C): 0C TA +70C Industrial (I): -40C TA +85C
Parameters Transmit elemental period Output delay MCLR low time Time output valid
Min 65 48 150
Typ 75 150
Units s ms ns ms
Conditions
DS40153C-page 20
HCS500
FIGURE 8-1: RESET WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING
DS40153C-page 21
HCS500
8.1
8.1.1
AC Electrical Characteristics
COMMAND MODE ACTIVATION
Standard Operating Conditions (unless otherwise specified): Commercial (C): 0C TA +70C Industrial (I): -40C TA +85C Symbol TREQ TRESP TACK TSTART TCLKH TCLKL FCLK TDS TCMD TADDR TDATA * Parameters Command request time Microcontroller request acknowledge time Decoder acknowledge time Start Command mode to first command bit Clock high time Clock low time Clock frequency Data hold time Command validate time Address validate time Data validate time Min 0.0150 20 20 20 500 14 Typ Max 500 1 30 1000 1000 1000 25000 10 10 10 Units ms ms s s s s Hz s s s s
8.1.2
Symbol TRD *
Min 400
Typ
Max 1500
Units s
8.1.3
Parameters Write command activation time EEPROM write acknowledge time Microcontroller acknowledge response time Decoder response acknowledge time
Min 20 20
Typ
Units s ms s s
DS40153C-page 22
HCS500
8.1.4 ACTIVATE LEARN COMMAND IN MICRO MODE
Standard Operating Conditions (unless otherwise specified): Commercial (C): 0C TA +70 C Industrial (I): -40C TA +85C Symbol TLRN TACK TRESP TACK2 * Parameters Learn command activation time Decoder acknowledge time Microcontroller acknowledge response time Decoder data line low Min 20 20 Typ Max 1000 20 1000 10 Units s s s s
8.1.5
Parameters Command request time Learn command activation time Erase-all command activation time
Min
Typ
Max 100 2 6
Units ms s s
8.1.6
Symbol TDHI TCLA TCA TCLH TCLL TCLKH TCLKL FCLK TDS *
Parameters Command request time Microcontroller command request time Decoder request acknowledge time Clock high hold time Clock low hold time Clock high time Clock low time Clock frequency Data hold time
Min 0.005
Typ
Units ms ms s ms ms s s Hz s
0.020 20 20 500
DS40153C-page 23
HCS500
8.1.7 ERASE ALL COMMAND
Standard Operating Conditions (unless otherwise specified): Commercial (C): 0C TA +70C Industrial (I): -40C TA +85C Symbol TERA TACK TRESP TACK2 * Parameters Learn command activation time Decoder acknowledge time Microcontroller acknowledge response time Decoder data line low Min 20 20 20 Typ Max 1000 210 1000 10 Units s ms s s
8.1.8
PROGRAMMING COMMAND
Standard Operating Conditions (unless otherwise specified): Commercial (C): 0C TA +70C Industrial (I): -40C TA +85C
Symbol TPP1 TPP2 TPP3 TPP4 TCLKH TCLKL FCLK TDS TCMD TACK TWT2 TALW *
Parameters Command request time Decoder acknowledge time Start Command mode to first command bit Data line low before tri-stated Clock high time Clock low time Clock frequency Data hold time Command validate time Command acknowledge time Acknowledge respond time Data low after clock low
Min 20 20 20 500 30 20
Typ
Units ms ms s s s s Hz s s ms s s
DS40153C-page 24
HCS500
FIGURE 8-2: TYPICAL MICROCONTROLLER INTERFACE CIRCUIT
VCC
RF Receiver
1K Microcontroller 1 2 3 4 A0 A1 A2 VSS VCC WP SCL SDA 8 7 6 5 1 2 3 4 VDD VSS 8 EECLK RFIN 7 EEDAT SCLK 6 5 MCLR SDAT HCS500 10K CLOCK DATA MCLR
24LC02B
VCC
MCP100-4.5
Note:
Because each HCS500 is individually matched to its EEPROM, in-circuit programming is strongly recommended.
DS40153C-page 25
HCS500
9.0
9.1
PACKAGING INFORMATION
Package Marking Information
Example
Example
Legend:
XX...X Y YY WW NNN
Customer specific information* Year code (last digit of calendar year) Year code (last 2 digits of calendar year) Week code (week of January 1 is week 01) Alphanumeric traceability code
Note:
In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.
Standard PICmicro device marking consists of Microchip part number, year code, week code, and traceability code. For PICmicro device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.
DS40153C-page 26
HCS500
9.2 Package Details
8-Lead Plastic Dual In-line (P) - 300 mil (PDIP)
E1
D 2 n 1 E
A2
L A1
eB
B1 p B
Number of Pins Pitch Top to Seating Plane Molded Package Thickness Base to Seating Plane Shoulder to Shoulder Width Molded Package Width Overall Length Tip to Seating Plane Lead Thickness Upper Lead Width Lower Lead Width Overall Row Spacing Mold Draft Angle Top Mold Draft Angle Bottom * Controlling Parameter Significant Characteristic
MIN
INCHES* NOM 8 .100 .155 .130 .313 .250 .373 .130 .012 .058 .018 .370 10 10
MAX
MIN
.140 .115 .015 .300 .240 .360 .125 .008 .045 .014 .310 5 5
.170 .145 .325 .260 .385 .135 .015 .070 .022 .430 15 15
MILLIMETERS NOM 8 2.54 3.56 3.94 2.92 3.30 0.38 7.62 7.94 6.10 6.35 9.14 9.46 3.18 3.30 0.20 0.29 1.14 1.46 0.36 0.46 7.87 9.40 5 10 5 10
MAX
4.32 3.68 8.26 6.60 9.78 3.43 0.38 1.78 0.56 10.92 15 15
Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010 (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-018
DS40153C-page 27
HCS500
8-Lead Plastic Small Outline (SM) - Medium, 208 mil (SOIC)
E E1
p D 2 n B 1
c A A2
L A1
Number of Pins Pitch Overall Height Molded Package Thickness Standoff Overall Width Molded Package Width Overall Length Foot Length Foot Angle Lead Thickness Lead Width Mold Draft Angle Top Mold Draft Angle Bottom * Controlling Parameter Significant Characteristic
MIN
INCHES* NOM 8 .050 .075 .074 .005 .313 .208 .205 .025 4 .009 .017 12 12
MAX
MIN
MILLIMETERS NOM 8 1.27 1.78 1.97 1.75 1.88 0.05 0.13 7.62 7.95 5.11 5.28 5.13 5.21 0.51 0.64 0 4 0.20 0.23 0.36 0.43 0 12 0 12
MAX
Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010 (0.254mm) per side. Drawing No. C04-056
DS40153C-page 28
HCS500
ON-LINE SUPPORT
Microchip provides on-line support on the Microchip World Wide Web (WWW) site. The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site.
DS40153C-page 29
HCS500
READER RESPONSE
It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this Data Sheet. To: RE: Technical Publications Manager Reader Response Total Pages Sent
From: Name Company Address City / State / ZIP / Country Telephone: (_______) _________ - _________ Application (optional): Would you like a reply? Device: HCS500 Questions: 1. What are the best features of this document? Y N Literature Number: DS40153C FAX: (______) _________ - _________
2. How does this document meet your hardware and software development needs?
3. Do you find the organization of this data sheet easy to follow? If not, why?
4. What additions to the data sheet do you think would enhance the structure and subject?
5. What deletions from the data sheet could be made without affecting the overall usefulness?
8. How would you improve our software, systems, and silicon products?
DS40153C-page 30
HCS500
HCS500 PRODUCT IDENTIFICATION SYSTEM
To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.
HCS500
/P
Package: P = Plastic DIP (300 mil Body), 8-lead SM = Plastic SOIC (207 mil Body), 8-lead Temperature Range: Device: Blank = 0 C to +70C I = 40C to +85C HCS500 HCS500T Code Hopping Decoder Code Hopping Decoder (Tape and Reel)
Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. New Customer Notification System Register on our web site (www.microchip.com/cn) to receive the most current information on our products.
DS40153C-page 31
HCS500
NOTES:
DS40153C-page 32
Microchips Secure Data Products are covered by some or all of the following patents: Code hopping encoder patents issued in Europe, U.S.A., and R.S.A. U.S.A.: 5,517,187; Europe: 0459781; R.S.A.: ZA93/4726 Secure learning patents issued in the U.S.A. and R.S.A. U.S.A.: 5,686,904; R.S.A.: 95/5429
Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchips products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.
Trademarks The Microchip name and logo, the Microchip logo, FilterLab, KEELOQ, MPLAB, PIC, PICmicro, PICMASTER, PICSTART, PRO MATE, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microID, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.
Printed on recycled paper.
Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Companys quality system processes and procedures are QS-9000 compliant for its PICmicro 8-bit MCUs, KEELOQ code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchips quality system for the design and manufacture of development systems is ISO 9001 certified.
DS40153C - page 33
ASIA/PACIFIC
Australia
Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW Australia Tel: 61-2-9868-6733 Fax: 61-2-9868-6755
Japan
Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122
Rocky Mountain
2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-7456
China - Beijing
Microchip Technology Consulting (Shanghai) Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104
Korea
Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934
Atlanta
500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307
Singapore
Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-334-8870 Fax: 65-334-8850
Boston
2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821
China - Chengdu
Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-6766200 Fax: 86-28-6766599
Taiwan
Microchip Technology Taiwan 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139
Chicago
333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075
Dallas
4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924
China - Fuzhou
Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521
EUROPE
Denmark
Microchip Technology Nordic ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910
Detroit
Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260
China - Shanghai
Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060
Kokomo
2767 S. Albright Road Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387
France
Microchip Technology SARL Parc dActivite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79
Los Angeles
18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338
China - Shenzhen
Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1315, 13/F, Shenzhen Kerry Centre, Renminnan Lu Shenzhen 518001, China Tel: 86-755-2350361 Fax: 86-755-2366086
New York
150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335
Germany
Microchip Technology GmbH Gustav-Heinemann Ring 125 D-81739 Munich, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44
San Jose
Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955
Hong Kong
Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431
Italy
Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883
Toronto
6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509
India
Microchip Technology Inc. India Liaison Office Divyasree Chambers 1 Floor, Wing A (A3/A4) No. 11, OShaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062
United Kingdom
Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820
01/18/02
DS40153C-page 34